#### **Procedure and Device Service Routine**

## **Instruction Cycle**

- Two steps:
  - —Fetch
  - —Execute



## **Instruction Cycle with Interrupts**



#### **Interrupt Handling**

- Interrupt handing routine
  - —A separate program
- Issues related to handle two or more programs at a time

## **Multiple Interrupts - Sequential**



## **Multiple Interrupts - Nested**



#### Subroutine/Procedure/Function

- Independent unit of code to perform a subtask of the main task.
- Used in modular programming
- How to provide facility for procedure call
- Macros in Programming languages like C

#### **Nested Procedure Calls**



#### **Procedure Call**

- Tasks to be performed before procedure CALL
  - Retain the current status of the processor
  - After returning from procedure/interrupt routine, we must restart the execution from the point where we have stopped.
- Current status of the processor
  - Program Counter
  - Program Status Word (PSW)
- How to Retain these information
- Any other information need to be saved?

# **Single Bus Organization**



#### **Control Steps: Fetch and Execute**

ADD (R3), R1: Add the content of register R1 and memory location pointed by R3; and store the result in R1

| Step | Action                                                                      |
|------|-----------------------------------------------------------------------------|
| 1    | PC <sub>out</sub> , MAR <sub>in</sub> , Read, Select4, Add, Z <sub>in</sub> |
| 2    | $\mathbf{Z}_{out}$ , $\mathbf{PC}_{in}$ , $\mathbf{Y}_{in}$ , WMFC          |
| 3    | $\mathrm{MDR}_{out},\mathrm{IR}_{in}$                                       |
| 4    | $R3_{out}$ , $MAR_{in}$ , Read                                              |
| 5    | $R1_{out}$ , $Y_{in}$ , WMFC                                                |
| 6    | $MDR_{out}$ , SelectY, Add, $Z_{in}$                                        |
| 7    | $Z_{out}$ , $R1_{in}$ , End                                                 |

#### **Modification in Organization**

- Store the relevant information in main memory
  - Implement a stack in MM (Control Stack)
- Need to keep the address where to store
  - Use of a register, SP: Stack Pointer
  - To keep the address of the Top of the Stack
- After completion of the procedure, restore the information from stack

#### **Instructions**

- PUSH R
  - source is the register R
- POP R
  - destination is the register R
- CALL address
  - starting address of the procedure
- RETURN

## **PUSH (Execute)**

- PUSH Ri
  - MAR <- SP</p>
  - MDR <- Ri</p>
  - Write
  - SP <- SP 4

## POP (Execute)

- POP Ri
  - SP <- SP +4
  - MAR <- SP</pre>
  - Read
  - Ri <- MDR</pre>

#### **CALL** (Execute)

- CALL
  - MAR <- SP</p>
  - MDR <- PC</p>
  - Write
  - SP <- SP 4
  - MAR <- SP</p>
  - MDR <- PSW</p>
  - Write
  - SP <- SP 4
  - PC <- IR<sub>address</sub>

#### **RETURN** (Execute)

- RETURN
  - SP <- SP + 4
  - MAR <- SP</pre>
  - Read
  - PSW <- MDR</p>
  - SP <- SP + 4
  - MAR <- SP</p>
  - Read
  - PC <- MDR</pre>

#### **Procedure Call**

- Tasks to be performed before procedure CALL
  - Retain the current status of the processor
  - After returning from procedure/interrupt routine, we must restart the execution from the point where we have stopped.
- Current status of the processor
  - Program Counter
  - Program Status Word (PSW)
- How to Retain these information
- Any other information need to be saved?

# **Single Bus Organization**



Hardware Software **Simple Interrupt Processing** Device controller or other system hardware issues an interrupt Save remainder of process state information Processor finishes execution of current instruction Process interrupt Processor signals acknowledgment of interrupt Restore process state information Processor pushes PSW and PC onto control stack Restore old PSW and PC Processor loads new PC value based on interrupt

# **Changes in Memory and Registers for an Interrupt**



(a) Interrupt occurs after instruction at location N

(b) Return from interrupt